# **Verilog Tutorial**

#### **Outline**

- Digital logic (Digital Systems Design and Laboratory)
- Verilog introduction

## **Digital logic**

- What is digital logic?
- Boolean algebra
- Logic gates
- Combinational logic
- Sequential logic

### What is digital?

Analog



Digital



Credit:

https://commons.wikimedia.org/wiki/File:Analog\_clock\_animation.gif https://commons.wikimedia.org/wiki/File:Digital.gif

### What is digital?

Analog view: Voltage



Credit:

https://learn.sparkfun.com/tutorials/how-to-use-an-oscilloscope/using-an-oscilloscope

### What is digital?

Analog view: Voltage



Credit:

https://learn.sparkfun.com/tutorials/how-to-use-an-oscilloscope/using-an-oscilloscope

### Digital logic in computer architecture



Credit:

https://www.megaprocessor.com/index.html

### Digital logic in computer architecture



PCB board

Credit:

https://zh.wikipedia.org/zh-hk/File:Half\_Adder.svg https://www.megaprocessor.com/index.html

### **Boolean Algebra**

- Variables: Eithor 0 or 1
- Operators: AND (\*), OR (+), XOR (^) ...

```
S = A xor B

C = A and B
```

#### **Truth table**

A way to list all possible input and corresponding output

| Α | В | A + B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 1     |

| Α | В | A*B |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 1   |

### Karnaugh-map

- A way to turn truth table into simplified boolean algebra expressions
- For more details: <a href="https://www.youtube.com/watch?v=RO5alU6PpSU">https://www.youtube.com/watch?v=RO5alU6PpSU</a>

1. Write out our functional spec as a

3. We'll show how to build a circuit using this equation in the next two slides.

Using K-map: Y = AC' + BC

### **Logic gates**

- Physical implementation of operations of boolean algebra
- Logic gate examples:
  - Semiconductor: <a href="https://www.youtube.com/watch?v=sTu3LwpF6XI">https://www.youtube.com/watch?v=sTu3LwpF6XI</a>
  - Water: <a href="https://www.youtube.com/watch?v=lxXaizqlscw&t=157s">https://www.youtube.com/watch?v=lxXaizqlscw&t=157s</a>



### **Combinational and Sequential Logic**

- Combinational
  - output only depends on input
- Sequentail
  - output depends on input and memory state
  - seems as combinational logic + register

### **Combinational Logic**



1-bit adder example:

S = A xor B

C = A and B

| Α | В | S |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

| Α | В | С |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

### **Combinational Logic**



Seem as functions

$$S = f(A, B)$$

$$C = g(A, B)$$

| Α | В | S |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

| Α | В | С |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

### **Sequential Logic**



### Register

- Components that saves state
- Triggered by another signal (clock mostly)



### Register

- Components that saves state
- Triggered by another signal (clock mostly)



### **Sequential Logic**



#### Register



#### Wave

X-axis: time

• Y-axis: logic (0 or 1)



Use clock edge to trigger. (posedge 0 to 1, negedge 1 to 0)



## **Verilog**

- Introduction
- Combinational logic
- Sequential logic
- Testbench

## **Combinational logic**

#### Let's build a 1-bit adder

- Operators
- Wire
- Module
- Data

### **Operators**

- Basically a logic gate
- More details:

https://class.ece.uw.edu/cadta/verilog/operators.html

| &        | bit-wise AND                  |
|----------|-------------------------------|
| ^~ or ~^ | bit-wise XOR<br>bit-wise XNOR |
|          | bit-wise OR                   |
| &&       | logical AND                   |
| II       | logical OR                    |

### **Assign**

- Wire signals together
- Apply logic operations



### Input / Output / Wire

```
input a, b; ←
    input cin; ←
    output s;
    output cout;
    wire half_sum, carry1, carry2; 🗗
10
    assign half_sum = a ^ b; 🗗
12
    assign carry1 = a & b; □
13
    assign carry2 = cin & half sum; ←
14
    assign s = half_sum ^ cin; 🗗
    assign cout = carry1 | carry2; 4
```

Refer to sample code "adder\_1bit.v"



Credit: <a href="https://zh.m.wikipedia.org/zh-cn/File:Full-adder.svg">https://zh.m.wikipedia.org/zh-cn/File:Full-adder.svg</a>

### Module



Credit:

https://zh.m.wikipedia.org/zh-cn/File:Full-adder.svg

#### Module

```
module adder_1bit(a, b, cin, s, cout); □
   input a, b; ⊏
   input cin;
   output s;
   output cout;
   wire half_sum, carry1, carry2; □
10
   assign half_sum = a ^ b; =
   assign carry1 = a & b; □
   assign carry2 = cin & half_sum; =
   assign s = half_sum ^ cin; =
   assign cout = carry1 | carry2;
16
   endmodule∉ □
```



Refer to sample code "adder\_1bit.v"

#### **Data**

- <Width>'<Base><Value>
- Width: width of bits
- Base: b for binary, d for decimal, h for hex
- e.g. 4'b1111 = 4'd15 = 4'hF

#### **Combine 4 1-bit adders into a 4-bit adder**

- Module instantiation
- Vector

#### **Module instantiation**

- Instantiation predefined module
  - Not like function call, instantiation generates a real hardware component

```
adder_1bit bit0(a[0], b[0], cin, s[0], c0); adder_1bit bit1(a[1], b[1], c0, s[1], c1); adder_1bit bit2(a[2], b[2], c1, s[2], c2); adder_1bit bit3(a[3], b[3], c2, s[3], cout);
```

Refer to sample code "adder\_4bit.v"



#### **Vector**

- Wrap a set of wires into a vector
- Like an array of wires (Be careful of the notation)



Refer to sample code "adder\_4bit.v"



### Put them all together

```
module adder_4bit(a, b, cin, s, cout); ←
    input [3:0] a, b; ←
    input cin; ←
    output cout; ←
    output [3:0] s; ←
   wire c0, c1, c2; ←
    adder_1bit bit0(a[0], b[0], cin, s[0], c0); □
    adder_1bit bit1(a[1], b[1], c0, s[1], c1); =
    adder_1bit bit2(a[2], b[2], c1, s[2], c2); =
    adder_1bit bit3(a[3], b[3], c2, s[3], cout); □
13
    endmodule ==
```

Refer to sample code "adder 4bit.v"

naive ripple carry (slow) Adder





## **Sequential logic**

### Next, let's build an accumulator

- 4 bit adder as combinational part
- 4 bit register to save the state



### Register

Use reg to declare a register

```
reg [3:0] register; ←
```

Refer to sample code "register\_4bit.v"



#### Clock

 Use an always block to sense the clock signal that the registers is using



Refer to sample code "register 4bit.v"

### **Combine the components**

Refer to sample code ".accumulator.v"

### **Combine the components**



### What is the state in the beginning?

```
1 module accumulator(clk, out); = 2 ...input clk; = 3 ...output [3:0] out; = 4 ...reg [3:0] register; = 5 ...wire [4:0] added; = 6 = 7 ...adder_4bit adder(register, 4'b1, 1'b0, added[3:0], added[4]); = 8 = 9 ...always @ (posedge clk) begin = 10 ...out = added[3:0]; = 11 ...end = 12 endmodule = 12 endmodule = 13 ...out = 14 ...added[3:0]; = 15 ...added[4] | 15 ...added[4] | 16 ...added[4] | 17 ...added[4] | 18 ...added[4] | 19 .
```

Refer to sample code ".accumulator.v"

Initial Problem: reg = 4b'xxxx





JAKE-CLARK.TUMBLR

# Add a reset signal for initializing

- Reset all register to 0 if reset in 0
- Do what accumulator do otherwise



# Add a reset signal for initializing

- Reset all register to 0 if reset in 0
- Do what accumulator do otherwise
- To achieve this, we need a multiplexer



### Multiplexer

Use if statement in always block

```
8 always @ (*) begin ☐
9 if (sel) ☐
10 out = a; ☐
11 else ☐
12 out = b; ☐
13 end ☐
```

Refer to sample code "multiplexer.v"



### Multiplexer

• Use ?:

```
3 input a, b, sel; □
4 output out; □
5 □
6 assign out = sel ? a : b; □
```

Refer to sample code "multiplexer.v"



# Add a reset signal for initializing

```
module accumulator(rst, clk, out); #

vinput rst; #

vinput clk; #

voutput [3:0] out; #

vires [4:0] added; #

**assign out = register; #

vadder_4bit adder(register, 4'b0001, 1'b0, added[3:0], added[4]); #

**always @ (posedge clk or negedge rst) begin #

vif (rst) #

vif (rst) #

vielse #

vielse
```



Refer to sample code "accumulator.v"

## **Testbench**

#### **Testbench**

- To test your verilog module
- There is something that is non-synthesizable
  - o e.g. timing, variable dump...

#### How can we test a module?



- 1. Initialize the testing environment
- 2. Send the test inputs
- 3. Finish the test

- 1. Initialize the testing environment
- 2. Send the test inputs
- 3. Finish the test

```
module sample_test;
   reg signal; ⊲
   initial begin-
   $dumpfile("sample_test.vcd");
   ··// dump all signals □
   $dumpvars;
    signal = 1'b1; ←
   #10 ⇔
   signal = 1'b0;
   #15 ⊲
   ...signal = 1'b1;
   #100
   *finish;⊲
   end
18
   endmodule 4
```

Refer to sample code "sample test.v"

```
module sample_test;
   reg signal; ⊏
   initial begin
   $dumpfile("sample_test.vcd");
   ··// dump all signals □
    · $dumpvars; ∈

· signal = 1'b1;

    #10=
     signal = 1'b0; 🗗
    #15=
     signal = 1'b1; <
    #100
    şîinish;
   end
18
   endmodule 4
```



Use always block for periodic signal

```
module sample_test;
reg signal; △
reg periodic:
initial begin
 $dumpfile("sample_test.vcd");
 $dumpvars; 🖃
 signal = 1'b1; =
 periodic = 1'b0;
 #10
 signal = 1'b0;
 #15
 signal = 1'b1; △
#100
 $finish; =
always #10 periodic = ~periodic; <
```



#### **Testbench of accumulator**



**Testbench** 

- 1. Reset accumulator by reset signal
- 2. Generate an 1hz clock signal
- 3. Display the value of the accumulator every cycle
- 4. Finish the test after 30 sec

- 1. Reset accumulator by reset signal
- 2. Generate an 1hz clock signal
- 3. Display the value of the accumulator every cycle
- 4. Finish the test after 30 sec

```
module test; ←
 reg reset clock:
 wire [3:0] out;
 accumulator acc(reset, clock, out);
initial begin∉
 $dumpfile("test.vcd");
 $dumpvars;
 clock = 1'b0: ←
reset = 1'b0; 🗗
#0.1
reset = 1'b1: 🗗
 #30=
$finish;
 end-
always #0.5 begin
  clock = ~clock =
 if (clock)
 $display("%d" out) 🗇
endmodule ==
```

### **Testbench output**

```
(base) jup@jup-Inspiron-14-5425:~/projecting/verilog_tutorial$ vvp test
VCD info: dumpfile test.vcd opened for output.
 1 2 3 4 5 6 7
8
9
10
11
12
13
```

### Wave



# **Tool usage**

# iveriog

- iverilog [-o output\_name] source-file(s)
- e.g. iverilog -o test source1.v source2.v

### vvp

• vvp file\_name

### **GTKwave**

• gtkwave filename

### **GTKwave**

Modules

Signals of the module Type Signals wire added(40) wire clk wire out(3:0)



wave